User Tools

Site Tools


azonenberg:nvidia:mcpx

Differences

This shows you the differences between two versions of the page.

Link to this comparison view

Next revision
Previous revision
azonenberg:nvidia:mcpx [2014/03/09 20:12] – created azonenbergazonenberg:nvidia:mcpx [2015/01/04 22:50] (current) – external edit 127.0.0.1
Line 10: Line 10:
   * M5 = medium-range vertical interconnect   * M5 = medium-range vertical interconnect
   * M4 = medium-range horizontal interconnect   * M4 = medium-range horizontal interconnect
-  * M3 = short-range horizontal interconnect +  * M3 = short-range vertical interconnect 
-  * M2 = short-range vertical interconnect+  * M2 = short-range horizontal interconnect
   * M1 = intra-cell routing   * M1 = intra-cell routing
  
Line 40: Line 40:
 {{:azonenberg:nvidia:mcpx_21_bf_neo20x_annotated.jpg?600|}} {{:azonenberg:nvidia:mcpx_21_bf_neo20x_annotated.jpg?600|}}
  
-Mask rev markings. Looks very similar to [[mcmaster:nvidia:geforce_2_mx]] suggesting the two are made on the same, or nearly same, process. This is a little odd since the GeForce 2 was supposed to be 180 nm and sources list this chip as 150.+Mask rev markings. Looks very similar to the [[mcmaster:nvidia:geforce_2_mx|GeForce 2 MX]] suggesting the two are made on the same, or nearly same, process. This is a little odd since the GeForce 2 was supposed to be 180 nm and sources list this chip as 150.
  
 {{:azonenberg:nvidia:mcpx_22_bf_neo20x_annotated.jpg?600|}} {{:azonenberg:nvidia:mcpx_22_bf_neo20x_annotated.jpg?600|}}
azonenberg/nvidia/mcpx.1394395974.txt.gz · Last modified: 2014/03/09 20:12 by azonenberg