User Tools

Site Tools


manufacture

Differences

This shows you the differences between two versions of the page.

Link to this comparison view

Both sides previous revisionPrevious revision
Next revision
Previous revision
manufacture [2012/08/08 03:43] – [References] mcmastermanufacture [2013/10/20 14:59] (current) – external edit 127.0.0.1
Line 1: Line 1:
 ====== Obtaining silicon ======  ====== Obtaining silicon ====== 
  
-Early RAM chips suffered many errors due to impure silicon causing slight bits of radiation. Must be highly purified.+Most Si goes to the steel industry with <10% going to making wafers[Wiki: Si] 
 + 
 +FIXME: what does Si ore look like? 
  
 ====== Making ingots ======  ====== Making ingots ====== 
  
-Melted in high temp furnace. A seed crystal is dropped in and forms large crystal.+Silicon must be highly purified for use in semiconductors.  Its melted in high temp furnace with several variations on how to purify it based on whether cost or purity (quality) is a higher concern Chemicals are added to give p or n doping. 
 + 
 +FIXME: steal a picture from Wiki or something 
  
 ====== Making raw wafers ======  ====== Making raw wafers ====== 
  
-A large saw slices ingots into thin slices known as wafers. They are then polished.+{{::manufacture:blue_wafer.png?300|}}
  
-====== Doping wafers ====== +A large saw slices ingots into thin slices known as wafers. They are then polished.  While elemental Si is gray, the above wafer is blue due to doping and coating.  Also, note the notch at the top to identify doping and crystal orientation.  As this has only a single large notch it is p doped {111} See [Crystalgraphic orientation] for more info.
  
-Chemicals used to give p or n doping. 
  
 ====== Designing the circuit ======  ====== Designing the circuit ====== 
  
 Programs like Cadence VLSI, Magic VLSI, and others are used to design a circuit and produce CAD files. Programs like Cadence VLSI, Magic VLSI, and others are used to design a circuit and produce CAD files.
 +
 +FIXME: put a magic screenshot
  
 ====== Printing the photomask ======  ====== Printing the photomask ====== 
  
-An ion beam etches a fused quartz photomask with a layer from the CAD files. A photomask is needed for each layer.+{{:manufacture:cypress_wafer_mask.jpg?300|}} 
 + 
 +An ion beam etches a fused quartz photomask with a layer from the CAD files. A photomask is needed for each layer.  This is typically only done once for every mask needed, but contact masks wear out and even sometimes non-contact masks [Indistinguishable from magic].  Above is labeled a Cypress CY7B1731B-A from Electronics Goldmine.  It appears to be a metal layer from a RAM chip.
  
 ====== Printing the wafer ======  ====== Printing the wafer ====== 
 +
 +{{:manufacture:dec_57-19400-04_registration.png?300|}}
  
 There are two different methods: contact and w/e the other one is called. In the contact method, the plate and wafer are pressed together. This results in low separation, meaning cleaner print. However, the ever so expensive photomask will wear out sooner. In the other method the photomask is above. One or more complete IC layers will be on the photomask. If necessary, a stepper will move the mask around to print as many repetitions as will fit on the wafer. There are two different methods: contact and w/e the other one is called. In the contact method, the plate and wafer are pressed together. This results in low separation, meaning cleaner print. However, the ever so expensive photomask will wear out sooner. In the other method the photomask is above. One or more complete IC layers will be on the photomask. If necessary, a stepper will move the mask around to print as many repetitions as will fit on the wafer.
-Each time a layer is added, it must be aligned to previous layers. It seems layer misalignment is responsible for many failed wafers.+Each time a layer is added, it must be aligned to previous layers. It seems layer misalignment is responsible for many failed wafers.  Above shows some registration marks on the wafer to make aligning layers easier (DEC 57-19400-04, left chip). 
  
 ====== Wafer testing ======  ====== Wafer testing ====== 
  
-Some circuits can undergo basic testing.by using test pads when still in the wafer. This eliminates the following steps only to find the entire wafer was bad. If too many units are bad during initial testing, the whole process is typically aborted.+{{:manufacture:blue_tak_top_angled.jpg?300|}} 
 +{{:manufacture:blue_tak_top.jpg?300|}} 
 + 
 +Some circuits can undergo basic testing.by using test pads when still in the wafer. This eliminates the following steps only to find the entire wafer was bad. If too many units are bad during initial testing, the whole process is typically aborted.  Each bad IC is marked with a dot of black ink.  Above is from the same wafer as in the next section. 
 + 
 +FIXME: get a picture of a probe card (off of my phone...) 
 + 
 +FIXME: add probe scrube marks
  
 ====== Dicing ======  ====== Dicing ====== 
  
-Diamond saws cut the wafer into individual dies. They are then punched out and collected.+{{:manufacture:blue_tak_remaining.jpg?300|}} 
 +{{:manufacture:blue_tak_side.jpg?300|}} 
 + 
 +Wafers are placed on a sticky mat, often blue, and then cut with diamond saws into individual dies.  The saws are precisely positioned to be just into the plastic layer.  The non-dotted (good) dies are then collected.  See first photo for an example (unknown device, probably a power diode).  Only the dotted (bad) dies remain.  The second photo shows the side of the wafer where the depressions between dies ends just where the wafer ends.  Also note the punch marks where good dies were ejected. 
 + 
 +{{:manufacture:diced_wafer.jpg?300|}} 
 + 
 +Alternatively, smaller research runs are sometimes scribed (thin surface cut) and then snapped.  This is less accurate and safe but requires less equipment and setup.  Second photo was scribed and notice how not everything is broken, chips slightly vary and size, and some are even broken from a bad snap. 
  
 ====== Bonding and early packaging ======  ====== Bonding and early packaging ====== 
Line 43: Line 70:
  
 The top is then sealed and the packaging is complete. The top is then sealed and the packaging is complete.
 +
  
 ====== Final testing ======  ====== Final testing ====== 
  
 Chips are tested for basic functionality. If they pass, they are ready to be boxed up and shipped. Chips are tested for basic functionality. If they pass, they are ready to be boxed up and shipped.
 +
  
 ====== Extended testing ======  ====== Extended testing ====== 
  
 Military, aerospace, and automotive parts are tested for reliability. A large part of this is testing that the device is within specifications over a large temperature range. It seems radiation hardened parts are typically not tested for acceptable radiation dose as this might damage the chip prematurely. Military, aerospace, and automotive parts are tested for reliability. A large part of this is testing that the device is within specifications over a large temperature range. It seems radiation hardened parts are typically not tested for acceptable radiation dose as this might damage the chip prematurely.
 +
  
 ====== References ======  ====== References ====== 
 +  - Wiki: Si: http://en.wikipedia.org/wiki/Silicon
 +  - Crystalgraphic orientation: http://en.wikipedia.org/wiki/Wafer_%28electronics%29#Wafer_flats_and_crystallographic_orientation_notches
   - http://www.madehow.com/Volume-2/Integrated-Circuit.html   - http://www.madehow.com/Volume-2/Integrated-Circuit.html
   - Indistinguishable from magic   - Indistinguishable from magic
manufacture.1344397388.txt.gz · Last modified: 2013/10/20 14:59 (external edit)