This shows you the differences between two versions of the page.
Both sides previous revisionPrevious revision | Next revisionBoth sides next revision | ||
process_tech [2013/06/26 05:25] – mcmaster | process_tech [2013/09/27 23:14] – azonenberg | ||
---|---|---|---|
Line 34: | Line 34: | ||
Copper processes will typically include " | Copper processes will typically include " | ||
- | Xilinx CoolRunner-II CPLD (180nm copper, | + | FIXME: Is this backwards? Some aluminum stuff uses bamboo too. |
+ | |||
+ | Xilinx CoolRunner-II CPLD (180nm copper, | ||
{{:: | {{:: | ||
Line 44: | Line 46: | ||
===== Single layer ===== | ===== Single layer ===== | ||
- | Very simple chips have only one metal layer and (usually) one polysilicon layer. These are normally very simple devices like 7400-series logic up to i4004 era and are largely hand laid out, as standard logic cells are infeasible in such a process. Geometry is greater than 5 μm in most cases. Almost always | + | Very simple chips have only one metal layer and (usually) one polysilicon layer. These are normally very simple devices like 7400-series logic up to i4004 era and are largely hand laid out, as standard logic cells are infeasible in such a process. Geometry is greater than 5 μm in most cases. Almost always |
FIXME: get a photo | FIXME: get a photo | ||
Line 50: | Line 52: | ||
===== Two layers ===== | ===== Two layers ===== | ||
- | Large geometry (> | + | Large geometry (> |
Standard cells are commonly used in 2-metal processes, with large gaps between individual rows of cells. Horizontal routing runs between rows of cells on M1 (M1 on top of the cells is used by the cell library and for power routing) and vertical routing runs on top of both on M2. | Standard cells are commonly used in 2-metal processes, with large gaps between individual rows of cells. Horizontal routing runs between rows of cells on M1 (M1 on top of the cells is used by the cell library and for power routing) and vertical routing runs on top of both on M2. | ||
Line 70: | Line 72: | ||
{{: | {{: | ||
- | ===== Five and seven layers ===== | + | ===== Four to seven layers ===== |
- | Feature sizes range from 250 to 180nm. | + | Feature sizes range from 350 to 180nm. |
Typically one layer for cells and two or three interconnect layers in each direction. Power distribution is similar to 3-metal designs. | Typically one layer for cells and two or three interconnect layers in each direction. Power distribution is similar to 3-metal designs. | ||
Line 81: | Line 83: | ||
{{: | {{: | ||
+ | |||
+ | TODO: Cross section example | ||
===== Eight or more layers ===== | ===== Eight or more layers ===== | ||
Line 86: | Line 90: | ||
Feature sizes are 130nm and below. | Feature sizes are 130nm and below. | ||
- | Many dense interconnect layers, as with 5/7 layer devices, but with the addition of a dedicated power layer (or layers) on top metal for improved power distribution performance and to avoid cluttering high-density interconnect layers with power busing. | + | Many dense interconnect layers, as with 4-7 layer devices, but with the addition of a dedicated power layer (or layers) on top metal for improved power distribution performance and to avoid cluttering high-density interconnect layers with power busing. |
Example image (Xilinx XC6SLX4, 45nm Samsung process, probably ~12 layers). Top metal wires are massive, at least 5μm. | Example image (Xilinx XC6SLX4, 45nm Samsung process, probably ~12 layers). Top metal wires are massive, at least 5μm. | ||
Line 145: | Line 149: | ||
* Local height: ~0.36 um | * Local height: ~0.36 um | ||
+ | TODO: Add extracted design rules from XC2C32A | ||
==== Thick metal process ==== | ==== Thick metal process ==== | ||
Line 157: | Line 162: | ||
- | ====== | + | ====== |
* Thick Metal CMOS Technology on High Resistivity Substrate and Its Application to Monolithic L-Band CMOS LNAs (" | * Thick Metal CMOS Technology on High Resistivity Substrate and Its Application to Monolithic L-Band CMOS LNAs (" | ||
* Interconnect Scaling: http:// | * Interconnect Scaling: http:// |